Reference no: EM132904
Question
Part 1-
The goal is to design a memory system to support a small amount of data storage outside of the processor. The design is to be based on the 16K bit CY7C128A SRAM organized as 2Kx8.
(a) Provide a high-level block diagram for such an interface.
(b) Provide a high-level timing diagram for the interface to the SRAM from microprocessor, assuming that separate address and data busses are available. Describe any control signals that may be necessary.
(c) Plan the interface based on the timing diagram from part (a).
(d) Analyze the memory presentation for a write and read operation of 1, 10, and 100 bytes.
Part 2-
For following aspects of an embedded application, offer a data and control flow diagram.
(a) Reading or writing from or to a USB port and a general parallel port
(b) Accessing and reading a mouse
(c) Accessing and reading keys from a keyboard
(d) Controlling and accessing a digital-to-analog convert
(e) Controlling and accessing analog-to-digital convert
(f) Burning a CD
(g) Transferring data from an external device to memory and then to a display
(h) Managing and controlling a video on demand scheme in a motel or hotel
(i) An automatic procedure for filling and capping bottle of juice on an assembly line